# Intusoft Newsletter

Personal Computer Circuit Design Tools

May 1993 Issue

#### Copyright © Intusoft, All Rights Reserved (310) 833-0710 Fax (310) 833-9658

# **New IBIS Models From Intel**

IBIS, are now incorporated in Intusoft digital buffer models. These new Intusoft models work with any SPICE 2G.6 compatible simulator to provide realistic predictions of circuit performance for various i486 local bus architectures, in computers using Intel's new Pentium chip, and in other application specific designs.

Ever increasing computer speeds are pushing PC board designs to the limit. Especially hard hit are mixed analog and digital circuits, requiring modeling of ground plane noise and crosstalk. With help from the Intusoft ICAPS simulation system and several new modeling developments, IsSPICE simulations of all

#### In This Issue

- 2 New SPICE Models Improve PCB/IC Sims
- 8 FILTERMASTER ACTIVE Filter Design Software
- 11 CompuServe Support
- 11 Vacuum Pump Models
- 11 Simulating Connectors
- 12 The Modeling Corner: Philips Adds New SPICE Driver Models

types of interconnects can play a vitally important part in insuring the success of your designs. When tackling a PCB or ASIC interconnect simulation, the problem can be broken into three modeling pieces: the transmission media, the driver, and the load. In this article, we will explore the facilities that the ICAPS simulation system provides to solve this puzzle. *Continued on Page 30-2* 

#### FILTER MASTER/ICAPS Combine To Create Active Filters

FILTERMASTER ACTIVE is the third and newest edition to the FILTERMASTER Design Series of filter synthesis/analysis programs. FILTERMASTER ACTIVE is a PC-based program used for the specification, synthesis, and analysis of active RC filters. In this article, we will develop an elliptic bandpass filter and show how easy it is to synthesis the filter circuit and then transfer the design to IsSPICE for a Monte Carlo tolerance simulation.

FILTERMASTER ACTIVE can synthesize lowpass, highpass, bandpass, and bandstop filters. In addition to standard approximations such as Butterworth, Chebyshev, inverse Chebyshev, Elliptic, and Bessel, there are two general amplitude approximations: maximally flat and equi-ripple. These approximations have several advantages over *Continued on Page 30-8* 

### **New IBIS Models from Intel**

continued from page 30-1 The IsSPICE3 simulator has a number of elements that are useful for modeling transmission line effects. It includes 3 types of transmission lines (tlines); T, U, and O. The T element is an ideal lossless bidirectional delay line. Originally used in SPICE 2G.6, the T element has been completely reworked in IsSPICE3. Highly efficient algorithms now enable IsSPICE3 to simulate circuits with large numbers of tlines more than 100 times faster than SPICE 2 and with vastly improved memory efficiency. The U lossy line is based on an automatic subcircuit type expansion of a series of lumped RC segments. The capacitance of the line can also be represented with a diode capacitance characteristic. This gives the line a number of unique uses, especially when modeling interconnects within an IC.

The O element is a uniform, constant parameter, distributed line that accepts R, L, C, and G values per unit length. The parameters for the O element are inserted via a .MODEL statement. The model type is called LTRA. The operation of the LTRA model is based on the convolution of the tline's impulse responses with its inputs [1]. We will concentrate on the O element, as it can model both the T (with R=G=0) and the U (with G=L=0) lines and is usually faster and more accurate.

Lumped approximations also play an active role in tline simulations. While the tline will always give the correct answer under all rise/fall conditions, the lumped approximation may be simpler and much faster to simulate. In addition, the lumped approach allows for easy introduction of discontinuities at different points along the line. Typical interconnects, and some guidelines on which elements to use, are shown in Figures 1 and 2. The ICAPS system includes lumped models for lossless lines, ground plane coupling, and crosstalk. [3]

Many layout related problems, for example, digital switching effects on analog sections, require that tlines be coupled. To address this need, Intusoft has created a stand-alone utility,

| Hierarchy of Interconnects                                                          |                                                                                                                           |                                                          |                                                                          |  |  |  |  |
|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------------------------|--|--|--|--|
| <b>Types</b><br>box to box<br>board to board<br>chip-chip<br>chip-pad<br>intra-chip | Medium<br>coaxial<br>coaxial, ribbon<br>stripline, microstrip<br>stripline, microstrip,<br>stripline, microstrip,<br>poly | Length<br>1-10m<br>10cm-1m<br>1-10cm<br>1-3cm<br>1mm-1cm | <b>Delay</b><br>10-100ns<br>1-10ns<br>100ps-1ns<br>100-300ps<br>10-100ps |  |  |  |  |
| Figure 1, IsSPICE3 is capable of simulating all types of interconnects.             |                                                                                                                           |                                                          |                                                                          |  |  |  |  |



#### Generic Model for Microstrip Style Interconnect

| <b>Geometric Values:</b> 2µm thick (hth), 11µm wide (wth), 1m long (lth), and 10µm (d) above the ground. (Note: Subcircuit parameters are shown in parentheses.)<br><b>Material:</b> aluminum - resistivity (sigma) = 2.74e-8 Ω-m<br><b>Constants:</b> SiO2 dielectric, (er) =3.7, er0 = 8.85p MKS units, $\mu$ 0 = 4e-7 * $\pi$<br>speed of light in free space = v0 = 1/sqrt( $\mu$ 0 * er0) = 2.9986e8 MKS units |  |  |  |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Line parameter calculations (per meter):<br>Capacitance: parallel plate<br>C = er * er0 * Area1 / d = $3.7 * 8.85p * 11\mu * 1 / 10\mu = 36.02e-12$ F/m<br>+ 30% (for fringing effects) = $46.8$ pF/m                                                                                                                                                                                                               |  |  |  |  |  |  |  |
| C_freespace = C0 = C/er = 46.8p/3.7 = 12.65 pF/m<br>v0 = 2.9986e8 = 1/sqrt(L*C0) => L = 1/(C0 * v0 <sup>2</sup> )<br>L = 1/(12.65p * 8.9916e16) = 0.8792 μH/m                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |
| R = sigma * lth / Area2 = 2.74e-8 * 1 / (11μ * 2μ) = 1245.45 Ω/m                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |
| Transmission line parameters:<br>Nominal $z_0 = sqrt(L/C) = 137\Omega$ , td = sqrt(LC) = 6.4ns/m                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |
| XTMP 2 0 3 0 LLINEG {SIGMA=2.74E-8 D=10U ER=3.7<br>+ ER0=8.85P LTH=1 WTH=11U HTH=2U LENGTH=.16} ; 16cm line length                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |
| $\label{eq:subscr} \begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |

Since designers are more likely to have geometric dimensions, it is advantageous to specify the tline parameters in these terms. The example in Figure 4 shows how a generic lossy line subcircuit for a microstrip style interconnect can be set up.

#### **Modeling The Output Driver**

Modeling interconnect drive circuitry can often be a frustrating experience, especially since IC manufacturers almost never seem to give enough data to create a SPICE model. One viable method for creating IC driver models is with SPICEMOD, the SPICE modeling spreadsheet program. As demonstrated in previous newsletters (Sept. '92 CMOS analog switch, Aug. '91 Dual-Gate Mosfets), SPICEMOD can create very accurate IC models using existing non-proprietary data as long as a transistor level schematic is also available. The ICAPS system includes these "exact" transitor models for a variety of CMOS, TTL, and ECL gates. Several example models are included on the supplied newsletter floppy. Philips has also produced a series of exact driver models for its ALS, ABT, Mutlibyte<sup>TM</sup>, FAST, Futurebus, and LVT (a 3.3V BiCMOS process) interface structures. *See The Intusoft Modeling Corner Pg. 30-12.* 

Op-amp modeling has been tackled by most major hardware manufacturers. But this is not the case for most other ICs. This is due to the fact that manufacturers feel that by providing SPICE models they will, in effect, give away the store. As we have seen with Intusoft's "exact" models, this is not the case. However, Intel, along with Intusoft, have effectively side-stepped this issue with the creation of the IBIS specification.

IBIS (I/O Buffer Information Sheet) is a set of buffer operation characteristics including min and max V-I data for the output devices, diode clamp characteristics, package parasitics, and rise/fall time information [6]. By using a generic subcircuit model, also created at Intel, an end user can take IBIS data provided by a manufacturer and create a SPICE model for a particular output driver. Intel's motivation behind creating IBIS is to allow interconnect simulation by breaking down the model availability barrier and by creating a standard non-proprietary reporting format that any manufacturer can adhere to.

The buffer model put forth by Intel uses non-standard SPICE syntax based on the HSPICE<sup>®</sup> simulator. Intusoft has, therefore, made several variations with improvements to allow operation on any SPICE program. Shown in Figure 5 is the Intusoft version of the Intel generic IBIS driver. The elements B1



and B2 perform the tristate functions. C1 and C2, along with nonlinear resistors made using B3 and B4, account for the rise/ fall time of the output signal. Intel's model uses table functions to model the pull-up/pull-down structures (X1/X2) and diode clamps (X3/X4). Note: the IBIS1 variation can only be used with IsSPICE3, which supports an If-Then-Else function that is more powerful than the table model. The table model syntax used by other vendors only allows straight line segments between points. The If-Then-Else syntax is completely nonlinear, allowing virtually any transfer function between the stated points. Due to this and other modifications, the Intusoft IBIS1 model is much more streamlined than Intel's HSPICE version.

The table approach yields a generic style model that can easily be adapted and changed by the user using supplied IBIS data sheets. However, an improved model (IBIS2), using real devices (FETs/diodes) has been created. The device models are made with SPICEMOD. This more true to life topology runs faster, gives more realistic results, and converges better. The main advantage of using real devices in IBIS2 is that a completely SPICE 2G.6 compatible model, that will run on any SPICE

| Simulation Speed Comparison (Fig. 7)     |
|------------------------------------------|
| IBIS1 (SPICE 3 compatible, Table models) |
| 16.23s, 844 iterations                   |
| IBIS2 (SPICE 2 compatible, FETs/Diodes)  |
| 11.03s, 1144 iterations                  |
| IBIS3 (SPICE 3 compatible, FETs/Diodes)  |
| 11.8s, 1224 iterations                   |

program, is created. IBIS2 is the only model version that is able to do this. The last variation, IBIS3, also uses real FETs and diodes along with digital gates and other behavioral modeling extensions found in more advanced simulators like IsSPICE3.

More data on IBIS, is available at http://www.eda.org/ibis/. As a starting point, Intusoft has created SPICE models for the 82430 PCIset of devices, using worst case and typical values, for each of the three IBIS model variations. The worst case







version uses the minimum output characteristics, maximum rise/fall time, and maximum package parasitics. The models are included on the newsletter floppy disk and will be posted on the Intusoft CompuServe forum (See page 30-11). By using the Intusoft IBIS1 subcircuit, the user can create models from manufacturer supplied IBIS data. Intusoft will be adding more models as new IBIS data from manufacturer's becomes available.

#### **Conclusion/References**

Whether studying crosstalk, ground plane coupling, or other EMC/EMI effects in PCBs, ICs, or backplanes, IsSPICE will be able to provide guidance. While it is always best to verify assumptions and obtain actual measured data, SPICE simulation can greatly help the designer understand the electrical behavior of interconnects. In the next newsletter, we will show how to use the IBIS models to represent a load, describe a typical application, and present a further comparison of the IBIS models.

[1] "Efficient Transient Simulation of Lossy Interconnect", J. Roychowdury, D. Pederson, 28th ACM/IEEE Design Automation Conference, 1991

[2] "Simulating Crosstalk and Field To wire coupling With A SPICE Simulator", F. Broyde, E. Clavelier, C. Hymowitz, IEEE Circuits and Devices, Sept. 1992

[3] "Modeling Interconnects", L. Meares, SIMULATING WITH SPICE, Intusoft 1988

[4] "Analyzing Electrical Effects of Packaging connectors, PCBs, MCMs and backplanes on mixed signal IC and system design", P. Wang, D. Divekar, Analog & Mixed-Signal Design conference, Santa Clara, 1991

[5] "Microwave Circuits, Analysis and Computer aided design", V. Fusco, Prentice-Hall, 1987

[6] "Pentium™ Processor Open Design Guide", Intel, March 1993

### FILTER MASTER - Active Filter Design

continued from page 30-1 the standard approximations offered in most other design programs. They include: more freedom in the stopband specification (you can enter an arbitrary tolerance scheme with different loss values, set fixed transmission zeros, and select the number of transmission zeros at extreme frequencies),

### Elliptic Bandpass Filter Specifications

| Lower passband edge frequency | : | 9.000 kHz |
|-------------------------------|---|-----------|
| Upper passband edge frequency | : | 11.000 kH |
| Lower stopband edge frequency | : | 8.000 kHz |
| Stopband loss                 | : | 50.00 dB  |
| Passband loss                 | : | <1.00 dB  |

extra component cost savings from using an exact approximation to the required loss curve, and calculation of unsymmetrical bandpass filters.

The first step in designing the elliptic bandpass filter was to

choose the filter type and desired approximation. The five specifications were then entered into the program as shown in Figure 8. Note that the 3 edge frequencies enable FILTERMASTER to calculate the fourth since a symmetrical filter is assumed. At this point, FILTERMASTER allowed us to study the design trade-offs between the filter characteristics (variation in stopband loss vs. passband loss vs. filter degree). Once finalized, FILTERMASTER provided a finished circuit that met all the design criteria. For the values we used, FILTERMASTER proposed an 8th order filter.

FILTERMASTER creates filters in the form of a cascade of first and second order partial filters. The first stage in the elliptic filter is shown in Figure 9. In the dimensioning and arrangement of the partial filters, FILTERMASTER automatically takes into account the optimal modulation and the best possible signal/noise ratio. When scaling the partial filter, the program also takes into account the signal form at the filter's input and the desired

| Figure 8,<br>The<br>specifica-<br>tions for an<br>elliptic | (0)                      | SPECIFICATIONS to :                                                                                              | Elliptic (Cauer)                         | - bandpass filter                                                  |                   |
|------------------------------------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------|------------------------------------------|--------------------------------------------------------------------|-------------------|
|                                                            | (A)<br>(B)<br>(C)<br>(D) | Lower passband edge frequ<br>Upper passband edge frequ<br>Lower stopband edge frequ<br>Upper stopband edge frequ | lency :<br>lency :<br>lency :<br>lency : | 9.000 000 kHz<br>11.000 000 kHz<br>8.000 000 kHz<br>12.375 000 kHz |                   |
| bandpass<br>filter.<br>FilterMaster                        | (E)<br>(F)<br>(R)<br>(G) | Passband bandedge loss<br>Passband bandedge return<br>Passband reflection facto<br>Stopband loss                 | :<br>loss :<br>pr :<br>;                 | 0.995 917 dB<br>6.88 dB<br>45.27 %<br>50.00 dB                     |                   |
| to perform<br>design                                       | (H)<br>(J)<br>(J)        | Filter degree<br>Case<br>Variable value (A,B,C,D,F                                                               | :<br>(a, b, c) :<br>E,F,G,H,R) :         | 8<br>c<br>H                                                        | •                 |
| trade-offs<br>between<br>various                           |                          | Lower 3dB edge frequency<br>Upper 3dB edge frequency<br>Filter quality                                           | :                                        | 8.950 053 kHz<br>11.061 387 kHz<br>33.49                           |                   |
| characteris-                                               | SPECIFI                  | CATION: B C D E F<br>freqUencyrepres.                                                                            | R G H I J<br>bandwithrepreS.             | New cOmment file<br>rel.bandwithrepres.                            | Printer<br>Quit ? |







active filter design packages and provides a powerful method for component optimization. The program supports the modification of component values, changing of the partial filter amplification, regrouping of the partial filters, rearranging of the poles & zeroes, and substitution of low, medium, and high quality partial filter structures. FILTERMASTER ensures that after each modification step that the specifications are maintained by automatically recalculating the values of all the linked parameters. Component values are either shown as precise values or the best possible match made from a list of standard values. Series or parallel connection of standard values can be chosen (Figure 10). In this design, we have manually set all of the capacitors to the same value, 1nF, in order to reduce costs.

Figure 11 shows the magnitude, phase, group delay, and step response for the 8th order bandpass. The combination of synthesis and analysis in one program allows various filter topologies and characteristics to be easily compared for the optimal results.

Although FILTERMASTER ACTIVE is a stand-alone program, it is smoothly integrated with Intusoft's SPICE based simulation tools. The filter circuit can be transferred directly into the SPICENET schematic entry program as a SPICE subcircuit or saved in a ready-to-simulate stand-alone format. In the next newsletter, we will run a Monte Carlo analysis and test the filter performance as the component tolerances are varied.

FILTERMASTER ACTIVE runs on the PC, requires 640 KB RAM, and DOS 3.0 or higher. Laser and dot matrix printers and HPGL compatible plotters are supported. FILTERMASTER ACTIVE is available now.

#### FREE IsSPICE3 Update On CompuServe

Intusoft's technical support BBS on the CompuServe® Information Service has moved into full swing this month. Posted on the CompuServe CADD/CAM/CAE forum at this time are SPICE models for Fuses, IGBTs, Switched Capacitor Filters, and Dual-Gate Mosfets. Other files include SpiceMod and FILTERMASTER PASSIVE demos, and a technical article on "Solving SPICE Convergence Problems". Also posted is a free software update for the IsSPICE3 program (from version 3e.2 to 3e.3). You must have the original IsSPICE3 program to use the downloaded update. Keep checking the forum as new items will be posted periodically. New items to be posted this month include: Technical articles on RF and power supply simulation, and a variety of new SPICE models. To connect with Intusoft you can navigate through CompuServe's computing support menus to reach the CADD/CAM/CAE Vendor forum or type "Go CADDVEN" at any ! point prompt. Then select the "All CADD/ CAM/CAE" section.

You may send and receive mail and files via the CADD forum. Mail messages should be left on the Message section while files can be posted in the Library section. You can also send e-mail directly to Intusoft at our CompuServe address: intusoft@compuserve.com. Internet users can also send email messages to Intusoft using the address format: info@intusoft.com.

#### New Models Simulate Vacuum Pump Systems

Technology Sources, the Intusoft distributor in the U.K., has developed SPICE models for vacuum pump systems including ion/turbo/rotary pumps, pipes, values, and more. For more information, see http://www.softsim.com.

#### June ECN Article On Simulating Connectors

There will be an article in the EDA supplement of the June ECN magazine entitled "Simulation Breaks Into New Fields". The article discusses how Ansoft's Maxwell<sup>®</sup> Spicelink<sup>™</sup> software and ICAPS can be used to simulate connectors. Look for it!

The Intusoft

## Modeling Corner

In the past few years hardware manufacturers have begun to produce SPICE models for their components. This positive response, mostly limited to op-amp devices, has been mainly due to customer pressure. In this issue of The Intusoft Modeling Corner we will bring you up to date on one company that has forged a new modeling path. Philips Semiconductors is one of the first companies to come out with models for discrete devices. At this time, models for JFETs and RF bipolar transistors are available. Figure 12 shows two of the JFET models. The RF frequency BJT models come in two parts; the SPICE Gummel-Poon .MODEL statement, and the package parasitics. Figure 12 shows how the two are combined to make a valid model for a specific part. SPICE netlists for over 100 JFET and 75 BJT devices are stored in the newsletter floppy for subscribers. BJTs and JFETs in the 2N, BC, BF, BS, J, MPSH, PMB, and PZF series are included.

On another front, Philips has produced models for their ALS, ABT (BiCMOS), Multibyte<sup>™</sup>, FAST, Futurebus+, and LVT (a 3.3V BiCMOS logic family) families. The models are available directly from Intusoft. These models are different from the Intel IBIS models. Philips' models are based more on the exact transistor topology. Therefore, the subcircuit topology is not process independent, but the models are extremely accurate and the Philips offering is very comprehensive.



The models are mainly to be used as drivers and loads in the process of simulating PCB interconnect problems. Models for each family consist of a series of different input and output stages. The input stages can be used as loads, while the output stages are used as drivers. Complete models for a particular device can be created by concatenating an input stage with an output stage. Intermediate inverting sections and external package parasitics can also be added to the input/output combination. Figure 13 shows an example of the input and output stages for the ABT125. Also shown is a typical example using the FAST logic. Several loads are connected to a backplane and a signal is driven from one of the output stages.

SPICE models for each of the families listed previously, as well as "canned" models for specific devices, are included on the newsletter floppy disk along with documentation on which input/output subcircuits go with each specific component.



Multibyte is a registered trademark of Philips Semiconductors - Signetics