## Intusoft Newsletter

Personal Computer Circuit & System Design Tools



Issue #56 June 1999 Tel. (310) 833-0710 Fax (310) 833-9658

# **Managing Simulation**

With the release of version 8.x.6, the feature set of our ICAP/4 product line was substantially increased (www.intusoft.com/ver8x6.htm). Virtually all of the new features are unique innovations. In fact, they are unlikely to ever be present in other SPICE programs for the following reason. Other SPICE simulators have never

Continued on pg. 2

#### In This Issue

- 1 Why You Need ICAP/4 Managing Simulation Results
- 1 Using SPICE More Effectively: Impedance Measurements
- 6 SPICE Model Web Links
- 8 Modeling Op-amps Pspice<sup>®</sup> Parts<sup>™</sup> vs Intusoft
- 11 Modeling Motors and Motion Control Systems
- 15 New Magnetics Designer Released

### Using SPICE More Effectively

One of the more common measurements you may want to make is that of a network's impedance. With impedance equal to voltage divided by current the tendency is to drive the circuit with a voltage source. Then, when the simulation is complete, you could display the voltage and current waveforms in the IntuScope post processor and divide the waveforms to get the impedance curve. Although this is possible, it's not the most efficient method.

A more simple approach is to replace the voltage source carrying the AC stimulus (AC 1) with a current source. In the post processor, the displayed nodal waveforms are voltages. However, since the input from the current source has a magnitude of 1 (AC=1) and impedance = Vout/Iin, then the voltage waveform (magnitude) corresponds to the impedance versus frequency without any additional manipulations. The circuit in Figure 5 illustrates the **Continued on pg. 5** 

Page 1

### **Managing Simulation Results**

Continued from pg.

adopted a scripting methodolgy that can extract data from their simulator. Oddly enough, scripting is a standard Berkeley Spice 3 feature. The ability to run SPICE and process the results using a scripting language is extremely powerful and allows you to better manage the simulation results.

Other SPICE packages, such as OrCAD<sup>®</sup> PSpice<sup>®</sup>, require the user to manage simulation results apart from the software. The results must be transferred somewhere (for example, to a spreadsheet) and the user is responsible for managing the schematic/output file/ waveform relationships. During the design process, hundreds of "what-if" cases are run in order to perfect circuit performance. These cases will be run using many different circuit, analysis and stimulus configurations, thereby causing an insurmountable bookkeeping problem. OrCAD PSpice has essentially abandoned its users in this regard. As the circuit topology and parameter values are tuned, the previous simulation results can't be easily updated. In fact, it is so difficult using PSpice to do this, it is unlikely to get done at all.

Intusoft is leading the way with Configurable Schematics and "Simulation Templates", enabling technologies for true worst case analysis. Note that



amplifier with a current limited power supply in a "safe to start" configuration. At center is the same circuit with the power sources and stimuli changed. SpiceNet makes it easy to simulate these types of circuit scenarios.



although the entire process described here is script driven, the user DOES NOT have to write any scripts. All of the operations are graphically setup.

In ICAP/4, the user may capture as many circuit variations as desired (Figure 1). By using schematic layers, it is simple to make and store schematic variations. These variations could be completely different circuits, or a single circuit with different modifications (i.e. component values, tolerances, loads, start-up transients, stimuli, etc.). The variations are all stored in the same schematic database. You can assign measurements to each circuit configuration (Figure 2). The measurement type and circuit quantity (node voltage, current, or power dissipation) are chosen from a dialog. There are no limits to the number of nodes or types of measurements which you can assign. For example, finding the peak-peak or maximum value of every node in the circuit is a trivial matter (Figure 3).

Limits can easily be assigned to each measurement in order to form a baseline for design performance. Whatif changes of any circuit variable can then be assessed against the baseline values (Figure 4). Limits can be set directly or through simulation, Monte Carlo analysis, or worst case analysis. Each circuit variation, along with its assigned measurements and limits, are stored along with the schematic and are conveniently viewable, printable and transferable to other tools (i.e. MS Excel, Word, etc.)

Page 3

The example in Figure 1 shows two different circuit variations, each with different simuli. Any configuration can be selected and simulated at any time. Figure 2 shows the measurements assigned to each configuration. Performing the 50+ measurements over the 6 circuit configurations with any other SPICE program would be tedious at best. Each waveform would have to be displayed in a post processor, cursors would have to be moved, and measurements would have to be stored in a separate program. With ICAP/4, simply select the circuit configuration(s) to simulate, and the entire set of measurements are automatically recorded. The results, displayed against the baseline, are shown in the Results dialog, Figure 4. A meter bar quickly shows which measurements are out of tolerance. The ability to store the state of a "golden" or baseline design protects against unanticipated changes that could be detrimental.

In the next issue of the newsletter, we will explore how you can set Stress Alarms on any of the measurements. Try to perform the previous global circuit measurements with your SPICE program!

Why is this feature important? ICAP/4 runs an entire suite of tests automatically and creates a report that summarizes the results and pass-fail grades. This powerful capability extends SPICE well beyond its current single simulation oriented boundaries.

| I Measurements      | closed loop : tran : TRAN- | — No Faults — | 27 May 99, | 17:26 — fail | /total = 0/19 |        |        |         |
|---------------------|----------------------------|---------------|------------|--------------|---------------|--------|--------|---------|
| closed loop         | Meter Pk_Pk                | Measured      | Pass/fail  | Min          | Nominal       | Max    | Mean   | 3 sigma |
| 😑 op                | ∟                          | 0.1013        | Pass       | 0.1012       | 0.1013        | 0.1014 | 0.1013 | 77.00u  |
| Ė 0P                | (8)                        | 13.59m        | Pass       | 13.49m       | 13.59m        | 13.69m | 13.52m | 1.451m  |
| DeratingPoint       | L                          | 0.1455        | Pass       | 0.1453       | 0.1455        | 0.1456 | 0.1457 | 2.497m  |
| OperatingPointAlarm | LV(10)                     | 0.1433        | Pass       | 0.1432       | 0.1433        | 0.1435 | 0.1436 | 2.398m  |
| 🖻 tran              | LV(12)                     | 0.1393        | Pass       | 0.1391       | 0.1393        | 0.1394 | 0.1395 | 2.305m  |
| - TRAN              | LV(15)                     | 9.445m        | Pass       | 9.345m       | 9.445m        | 9.545m | 9.474m | 182.6u  |
| + StdDev            | LV(17)                     | 27.25m        | Pass       | 27.15m       | 27.25m        | 27.35m | 25.89m | 628.5u  |
| Trise               | ∟                          | 11.56u        | Pass       | -88.44u      | 11.56u        | 111.6u | 11.55u | 344.3n  |
| H Max               | ∟                          | 481.7u        | Pass       | 381.7u       | 481.7u        | 581.7u | 478.0u | 49.68u  |
| Pk Pk               | ∟                          | 4.677u        | Pass       | -95.32u      | 4.677u        | 104.7u | 4.633u | 448.7n  |
| Losfo to start      | LV(bias)                   | 481.6u        | Pass       | 381.6u       | 481.6u        | 581.6u | 478.0u | 49.68u  |
|                     | LIV(input)                 | 0.1000        | Pass       | 99.90m       | 0.1000        | 0.1001 | 0.1000 | 0       |
| Erop                |                            | 0             | Pass       | -100.0u      | 0             | 100.0u | 0      | 0       |
|                     | U                          | 0             | Pass       | -100.0u      | 0             | 100.0u | 0      | 0       |
| - slow stan         | ∟V(∨fb)                    | 278.4u        | Pass       | 178.4u       | 278.4u        | 378.4u | 277.3u | 35.51u  |
| ⊡ tran 50m          | L_LV(Vin)                  | 0.1000        | Pass       | 99.90m       | 0.1000        | 0.1001 | 99.99m | 85.18u  |
| I HAN               | L.L.V(Vpd)                 | 22.57m        | Pass       | 22.47m       | 22.57m        | 22.67m | 22.62m | 616.1u  |
|                     | V(Vq2e)                    | 0.1126        | Pass       | 0.1125       | 0.1126        | 0.1127 | 0.1129 | 2.575m  |
| Report View         | └_ <b></b> ↓V(Vq3e)        | 0.1095        | Pass       | 0.1094       | 0.1095        | 0.1096 | 0.1098 | 2.570m  |

Figure 3, The Results report of nominal peak-peak circuit measurements after setting test limits. Monte Carlo measurement tolerances are also shown.

| All Measurements    | closed loop : tran : TRAN- | – No Faults — | 27 May 99, | 17:36 — tail/1 | iotal = 12/19 |        |        |      |
|---------------------|----------------------------|---------------|------------|----------------|---------------|--------|--------|------|
| E closed loop       | Meter Pk_Pk                | Measured      | Pass/fail  | Min            | Nominal       | Max    | Mean   | 3 si |
| ⊜ op                | └────────────(7)           | 0.1013        | Pass       | 0.1012         | 0.1013        | 0.1014 | 0.1013 | 77.  |
| E OP                |                            | 13.21m        | Fail       | 13.49m         | 13.59m        | 13.69m | 13.52m | 1.45 |
| OperatingPoint      | (9)                        | 0.1414        | Fail       | 0.1453         | 0.1455        | 0.1456 | 0.1457 | 2.4  |
| OperatingPointAlarm | V(10)                      | 0.1393        | Fail       | 0.1432         | 0.1433        | 0.1435 | 0.1436 | 2.35 |
| ⊟-tran              | V(12)                      | 0.1353        | Fail       | 0.1391         | 0.1393        | 0.1394 | 0.1395 | 2.30 |
| TRAN                | ↓ ↓ ↓ ↓ ↓ (15)             | 9.182m        | Fail       | 9.345m         | 9.445m        | 9.545m | 9.474m | 182  |
| ∎ StdDev            | V(17)                      | 25.18m        | Fail       | 27.15m         | 27.25m        | 27.35m | 25.89m | 628  |
|                     | └↓↓√(22)                   | 11.46u        | Pass       | -88.44u        | 11.56u        | 111.6u | 11.55u | 344  |
| H Max               | └──────────────────(23)    | 795.5u        | Fail       | 381.7u         | 481.7u        | 581.7u | 478.0u | 49.  |
| Pk Pk               | └↓──↓∨(24)                 | 7.723u        | Pass       | -95.32u        | 4.677u        | 104.7u | 4.633u | 448  |
| E-safe to start     | └── <b>─</b> ──(bias)      | 795.4u        | Fail       | 381.6u         | 481.6u        | 581.6u | 478.0u | 49.  |
| - on                | └── <b>─</b> └── /√(input) | 0.1000        | Pass       | 99.90m         | 0.1000        | 0.1001 | 0.1000 | 1    |
| LOP                 |                            | 0             | Pass       | -100.0u        | 0             | 100.0u | 0      |      |
| alau atart          | V(VEE)                     | 0             | Pass       | -100.0u        | 0             | 100.0u | 0      | 1    |
| E- slow start       | └──└── V(Vfb)              | 458.9u        | Fail       | 178.4u         | 278.4u        | 378.4u | 277.3u | 35.  |
| E- tran som         | └── <b>─</b> ──┘V(Vin)     | 0.1000        | Pass       | 99.90m         | 0.1000        | 0.1001 | 99.99m | 85.  |
| - THAN              | L. V(∨pd)                  | 22.36m        | Fail       | 22.47m         | 22.57m        | 22.67m | 22.62m | 616  |
|                     | V(Vq2e)                    | 0.1116        | Fail       | 0.1125         | 0.1126        | 0.1127 | 0.1129 | 2.57 |
| Report View         | , iV(Va3e)                 | 0 1085        | Fail       | 0 1094         | 0 1095        | 0 1096 | 0 1098 | 2.5  |
|                     |                            |               |            |                |               |        |        |      |
| Precision 4         | Set Limits Copy 1          | o Clipboard   | Options    | Save V         | ariation No F | aults  | • OK   | Hel  |

**Figure 4,** The Results report shows the effects (which measurements failed, and by how much) on the peak-peak values for an alternate circuit configuration using a different resistor value.

#### References

- [1] "New Techniques for Failure Analysis and Test Program Design", C.E. Hymowitz, Intusoft, http://www.intusoft.com/tech.htm
- [2] "New Techniques for Failure Analysis and Test Program Design", L.G. Meares, Evaluation Engineering Magazine, April/May issues 1998

# **Measuring Impedance**

Continued from pg.1 impedance curve of a capacitor which has parasitics. The impedance of a more complex high voltage booster amplifier is shown in Figure 6.

The .TF Transfer function analysis returns the small signal DC input and output impedance at any point in the circuit, plus the DC gain from any source to any





node. It's a convenient way of finding DC impedance and gain. The results are reported in the IsSpice4 text output file (Figure 6). To perform the analysis, you must specifiy an input source and an output node. The source can be an independent voltage or current source.



# **Download ICAP/4Rx**

You can now purchase and download ICAP/4Rx from the Web. By checking into www.intusoft.com/ OrderRx.htm, you can start simulating immediately without any waiting. You'll get the latest version of ICAP/4Rx with unlimited circuit size, superior mixedsignal IsSpice4 engine, and larger SPICE model libraries. With these new features and the ease with which you can get started, it's the perfect time to step up to professional simulation power. ICAP/4Rx is both easy-to-use and powerful, and now it's available instantly.

## **SPICE Model Web Links**

Listed below are links to manufacturer's web sites where SPICE models can be found. If it's more convienent, you can always find the most current list at the Intusoft web site, at www.intusoft.com/slinks.htm. ICAP/4 Windows Deluxe, ICAP/4 Professional and Test Designer users, or those who have our vendor supplied IC/ op-amp models option should note that all of the models posted on vendor's web sites are already in your system. As new models are posted on each vendor's sites, Intusoft performs the integration work for you. Intusoft tracks the models, makes sure that they are compatible with the simulator, tests them, makes the schematic symbols, and posts the updated model library files on the Intusoft technical support web pages.

| Vendor                    | Web Address                                                    | Model Types                                                                                                                                   |  |  |
|---------------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Linear Technology         | http://www.linear.com/apps/<br>download.html                   | Op-amps, Instrumentation Amps                                                                                                                 |  |  |
| Maxim                     | http://www.maxim-ic.com/                                       | Op-amps                                                                                                                                       |  |  |
| Motorola                  | http://sps.motorola.com/home2/<br>modek/                       | Analog ICs, Diode, BJTs, Logic ICs,<br>Op-amps, Opto-electronics, Power<br>Mosfets, Pressure Sensors, Rectifiers,<br>RF BJTs, RF LDMOS, IGBTs |  |  |
| Newport<br>Components     | http://www.newport-comps.com/<br>frames/applications-info.html | DC-DC Converter and Inductors                                                                                                                 |  |  |
| National<br>Semiconductor | http://www.national.com/models/<br>index.html                  | Op-amps (CMOS, BJTs, FET),<br>Buffers                                                                                                         |  |  |
| Philips                   | http://www-us2.semiconductors.<br>philips.com/discretes/       | Discretes: RF, Power                                                                                                                          |  |  |
| Philips                   | Philips - http://www-us.<br>semiconductors.philips.com/logic/  | Logic Famliy Models                                                                                                                           |  |  |
| Polyfet                   | http://www.polyfet.com/files.htm                               | RF Power Mosfets                                                                                                                              |  |  |
| SGS-Thomson               | http://www.st.com/stonline/<br>products/support/index.htm      | Op-amps, timers                                                                                                                               |  |  |
| Siemens                   | http://www.siemens.de/<br>semiconductor/products/36/368.htm    | Mosfets, Diodes, IGBTs, MOVs,<br>Inductors                                                                                                    |  |  |
| Teccor                    | http://www.teccor.com/spice.htm                                | SCRs, Triacs, Sidactors                                                                                                                       |  |  |
| TEMIC (Siliconix)         | http://www.temic.com/www/<br>product/spice.htm                 | Power Mosfets                                                                                                                                 |  |  |
| TI                        | http://www.ti.com/sc/docs/msp/<br>download.htm                 | Op-amps, Comparators, Voltage<br>References                                                                                                   |  |  |
| Zetex                     | http://www.zetex.com/spice1.htm                                | BJTs, Power BJTs, Darlington BJTs,<br>Diodes, Power Mosfets                                                                                   |  |  |

### **Comparing Op-amp Models**

SPICE does not have a generalized built-in op-amp model. Given the variations of the internal topologies of op-amp circuits, it's no wonder. Op-amps are modeled using subcircuits (collections of elements) which can better account for the design variations. Op-amp topologies typically don't emulate all characteristics; only a subset is supported. Op-amp vendors use different internal circuit topoliges and usually don't provide much documentation. This makes it difficult to evaluate model performance.

One of the more common topolgies used by many opamp vendors is the Boyle model. The first op-amp subcircuit is credited to G. Boyle [1] (Figure7). Boyle eliminated all but two transistors that formed the input differential stage. The rest of the op-amp is modeled using behavioral and passive elements. Though the Boyle topology achieves significant gains in simulation performance over transistor level topologies, it has many deficiencies. As shown in table 1, it has only 2 poles and its internal node voltages are referenced to ground. Therefore, simulation of many power supply topologies is impossible. The output current flows from a controlled source connected to ground rather than the power supplies. It does not model noise or temperature effects accurately, and its output impedance is not



**Figure 7,** The topology of the Boyle op-amp model. The topology used by Pspice Parts is substantially similar to the Boyle model.

| Table 1, Op-amp Characteristic Comparison |       |        |          |
|-------------------------------------------|-------|--------|----------|
| Feature                                   | Boyle | Ppsice | Intusoft |
| Vos, Ib, Ios                              | Х     | X      | х        |
| DC Gain                                   | Х     | Х      | Х        |
| GBW                                       | Х     | Х      | Х        |
| Slew Rate                                 | Х     | Х      | Х        |
| Phase Margin                              | Х     |        | Х        |
| lout Short circuit                        | Х     |        | х        |
| Vout range                                | Х     | Х      | Х        |
| Input Impedance                           | Х     | Х      | Х        |
| Output Impedance                          |       |        | х        |
| Vos, Ib, Ios Temperature Dependency       |       |        | Х        |
| Noise Performance                         |       |        | х        |
| CMRR vs. Freq.                            |       |        | х        |
| Isupply Dependent on lout                 |       |        | Х        |
| Internal Ground                           | Х     | Х      |          |
| More than 2 poles & zeros                 |       |        | х        |
| Isat Independent of I+/-                  |       |        | х        |
| DC Quiescent Power Drain                  | Х     | Х      | Х        |
| V/I Limiting                              | х     | Х      | х        |

accurately represented. This is essentially the model topology which is used by the OrCAD<sup>®</sup> PSpice<sup>®</sup> Parts modeling tool. Several op-amp vendors also use this topology or a somewhat improved version.

The generic Intusoft op-amp model (Figure 8) is much more sophisticated and represents an excellent compromise between simulation performance and the op-amp characteristics which it emulates.

#### References

G Boyle, B. Cohn, D. Pederson, Macromodeling of integrated circuits operational amplifiers, IEEE Journal of solid State Circuits, Vol. SC-9, No. 6 pp. 343-363, 12/74



Page 9

#### Side Bar: Obtaining open loop gain and phase characteristics using a closed loop test.

Making a stable bias for a circuit under test without designing a special bias network is a recurring problem. This problem was solved a number of years ago for power supplies, by a number of researchers including Dr. Middlebrook. A signal was inserted via a current probe, and vector {real, imaginary} measurements were made on each side of the probe. The loop gain and phase was then computed as follows:

Vout(s)/Vin(s) = (ReVout + jImVout)/ (ReVin + jImVin)

By converting to gain in dB and phase in Degrees, the respective quantities can simply be subtracted in order to obtain the desired result.

This technique is naturally suited to Spice simulations via the use of a voltage source in place of the current probe. The results of this process are shown below (Figure 10). The phase goes through 360 degrees from DC to infinity, exposing the low frequency, primary stabilization pole and the less desirable high frequency effects.



Page 10

### **Motion Control Systems**

By Johan Scolliers, VTT Automation Motion control systems consist of subsystems from different disciplines such as electrical, hydraulic, and mechanical. The extensive behavioral modeling capabilities, along with the ability to model each part at different levels of complexity, make IsSpice4 perfect for simulation of such Mechatronic systems.

The following example describes a cascade currentvelocity-position control system (Figure 11). The desired position,  $\varphi$ , is compared with the (sampled) feedback signal  $\varphi_S$  from an encoder, and sent through a limiting PI-controller (LPIC). The output is the desired voltage, which is compared with the return signal  $\omega_S$ from a tachometer, and sent to a second LPIC, which calculates the desired motor current  $i_D$ . The current signal is sent through a limiter (LIM), compared with the signal  $i_S$  of a current sensor (CSEN), and sent through a third LPIC. The output,  $i_A$ , of this LPIC is the control signal for the current controlled power amplifier. The power amplifier consists of a 1-phase full bridge diode



rectifier which converts the AC net voltage to a DC voltage, and of a full bridge switch-mode converter, built from 4 MOSFETs. The algorithm which is used to control the MOSFET gates is hysteretic current control. The motor is a permanent magnet DC-motor. A flexible coupling with backlash connects the motor to the rotational load, which consists of inertia, damping and friction. Figure 12 shows the ICAP/4 schematic. Figure 13 shows parameter values used for key variables, along with the netlist for the DC motor model. The

Page 11

(current controlled) power amplifier is modeled on a behavioral level, i.e. as a first order system, with a limiter on the output voltage. For the idealized tachometer and encoder models, no mechanical parts have been used. The parameters of the PI-controllers have been



optimized using classical control techniques. To determine the system control parameters, the system was linearized by making the friction in the motor zero, and by removing the backlash element.

Figure 14 shows the IntuScope simulation results for the load position and the load and motor velocity, for a step change input of the desired position. The oscillations in the load velocity are due to the flexibility between the motor and the load. Figure 16 shows the motor current and the motor voltage.

At the start of the simulation, the desired output motor current is very high. Due to the inductance of the motor, the current cannot immediately reach the desired value, and the output of the voltage is as high as allowed. As the motor current  $i_s$  increases rapidly, the input current  $i_a$  for the amplifier decreases rapidly. After about 6 ms the (scaled) current  $i_a$  becomes smaller than the actual motor current  $i_s$ . Since  $i_a$  increases rather rapidly, the motor current cannot follow the desired current, and the motor voltage is as negative as possible. After 7 ms both currents are again approximately equal to each other,



Page 13

and a (temporary) equilibrium condition is achieved. In order to analyze the motor control more exactly, the behavioral model of the power amplifier can be replaced by an electric model of the amplifier.

[1] Johan Scholliers, Timo Yli-Pietila, The Modeling of Motion Control Systems With An Analog Circuit Simulator, 16th Intl. PCIM, 1995





Page 14

### **New Magnetics Design Program**

A new version of the Magnetics Designer transformer and inductor design tool will be released in midsummer (July-August). It contains many powerful feature additions (http://www.intusoft.com/Mag.htm).

However, if you're waiting for the release to buy, we suggest that you don't. The price is going up. If you purchase now, you can get the new version 4.0 as soon as it's released, and you'll get all of the other enhancements for the next year, as part of your maintenance. If you wait, you'll pay more for both the product and for maintenance. A beta version of Magnetics Designer 4.0 has been released and is NOW available for downloading for registered users with current maintenance (http://www.intusoft.com/ support.htm).

| PC PRODUCTS<br>ICAP/4Rx <sup>1*</sup><br>ICAP/4Windows* <sup>1</sup><br>ICAP/4Windows*                                                                                                                                                                | <b>PRICE</b><br>\$995<br>\$2,984<br>\$3,657                                                                 | DELIVERY<br>immediate<br>immediate<br>immediate                                                                   | FilterMaster Active<br>FilterMaster Passive<br>FilterMaster Prof.                                                                                                                                                                                                         | \$790<br>\$790<br>\$2,225                                             | imme<br>imme<br>imme                                                                         | ediate<br>ediate<br>ediate                                                                                       |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| W/Deluxe Option<br>ICAP/4 Professional*<br>Test Designer*<br>Power Supply Designer*<br>ICAP for Protel<br>ICAP for OrCAD<br>ICAP/4Students<br>RF Deluxe Option <sup>2*</sup><br>Power Deluxe Option <sup>2*</sup><br>SALT*<br>CMSDK* (AHDL Model Kit) | \$5,813<br>\$13,800<br>\$5,385<br>\$2,995<br>\$2,995<br>\$75<br>\$673<br>\$673<br>\$673<br>\$569<br>\$4,025 | immediate<br>immediate<br>immediate<br>immediate<br>immediate<br>immediate<br>immediate<br>immediate<br>immediate | Other PRODUCTS<br>Magnetics Designer* v3.1<br>SpiceMod* 2.4 (PC only)<br>Power Designer's Library'<br>RF Device Models* 3.0<br>Vendor supplied IC model<br>A Spice Cookbook <sup>2,3</sup><br>Spice Applications Book,<br>SMPS Simulation With SF<br>SPICE Training Class | F<br>1 \$<br>* 1.1\$45<br>Is* \$<br>2nd <sup>2,3</sup> \$<br>PICE3 \$ | <b>PRICE</b><br>51,725<br>5345<br>54<br>5454<br>5114<br>550.00<br>549.95<br>555.00<br>51,200 | DELIVERY<br>immediate<br>immediate<br>immediate<br>immediate<br>immediate<br>immediate<br>immediate<br>Inmediate |

#### Prices listed are U.S. domestic and are subject to change without notice. \* One year maintenance is included in these prices.

Note 1: ICAP/4Windows and ICAP/4Rx v8.x.6 run on Windows 95/98 and NT only. All ICAP packages are complete systems including SpiceNet, Model Libraries, IsSpice4, and IntuScope.

**Note 2:** The Deluxe option includes: SpiceMod, RF Device Models <u>OR</u> Power Supply Designer's Library, all vendor supplied IC libraries, the "Spice Applications Handbook" and "A Spice Cookbook". The Deluxe option can be added to any ICAP package except the Student Version.

**Note 3:** The "Spice Applications Handbook" contains the first 34 *Intusoft Newsletters* (from 6/86-1/94). Models, schematics, and netlists are included on floppy for the Applications Handbook/A Spice Cookbook.

**Note 4:** The CMSDK is a tool for developing AHDL (C code) models. Requires NT/9x and Microsoft VC++ 5.x. **Payment:** Check/money order drawn on a U.S. Bank in U.S. Dollars, MasterCard, Visa, American Express, or C.O.D. (U.S.A. only). Programs include a 30 day money back guarantee. Contact factory for shipping charges. Pspice is a registered trademark and Parts is a trademark of OrCAD. All company/product names are trademarks/ registered trademarks of their respective owners. Prices subject to change without notice.